
Complex Programmable Logic Device (CPLD) featuring 440 macro cells and 570 device logic cells. This surface-mount component utilizes 0.18um process technology and operates at 2.5V/3.3V. It offers 160 user I/Os and is housed in a 256-pin Fine Pitch Ball Grid Array (FBGA) package measuring 17x17x1.25mm with a 1mm pin pitch. In-system programmability is supported, with an operating temperature range of 0°C to 85°C.
Intel EPM570F256C5NES technical specifications.
Download the complete datasheet for Intel EPM570F256C5NES to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.