
Complex Programmable Logic Device (CPLD) from the MAX® II family, featuring 440 macro cells and 570 device logic cells. This surface-mount component utilizes 0.18um process technology and operates at 2.5V or 3.3V supply voltages. It offers 160 user I/Os and is housed in a 256-pin Fine Pitch Ball Grid Array (FBGA) package with a 1mm pin pitch. The device supports in-system programmability and operates within a temperature range of -40°C to 100°C.
Intel EPM570F256I5NES technical specifications.
Download the complete datasheet for Intel EPM570F256I5NES to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.